skip to main content
Visitante
Meu Espaço
Minha Conta
Sair
Identificação
This feature requires javascript
Tags
Revistas Eletrônicas (eJournals)
Livros Eletrônicos (eBooks)
Bases de Dados
Bibliotecas USP
Ajuda
Ajuda
Idioma:
Inglês
Espanhol
Português
This feature required javascript
This feature requires javascript
Primo Search
Busca Geral
Busca Geral
Acervo Físico
Acervo Físico
Produção Intelectual da USP
Produção USP
Search For:
Clear Search Box
Search in:
Busca Geral
Or hit Enter to replace search target
Or select another collection:
Search in:
Busca Geral
Busca Avançada
Busca por Índices
This feature requires javascript
This feature requires javascript
Analysis of Memory Access Latency Considering Page Faults and TLB Misses in NVM Storage
Park, Yunjoo ; Bahn, Hyokyung
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18(1), 79, pp.14-19
대한전자공학회
Texto completo disponível
Citações
Citado por
Exibir Online
Detalhes
Resenhas & Tags
Mais Opções
Nº de Citações
This feature requires javascript
Enviar para
Adicionar ao Meu Espaço
Remover do Meu Espaço
E-mail (máximo 30 registros por vez)
Imprimir
Link permanente
Referência
EasyBib
EndNote
RefWorks
del.icio.us
Exportar RIS
Exportar BibTeX
This feature requires javascript
Título:
Analysis of Memory Access Latency Considering Page Faults and TLB Misses in NVM Storage
Autor:
Park, Yunjoo
;
Bahn, Hyokyung
Assuntos:
전기공학
É parte de:
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18(1), 79, pp.14-19
Descrição:
As high performance NVM storage emerges, memory system configurations optimized for HDD should be revisited. This paper explores the performance of memory systems that use NVM as a storage device and discusses how such systems can be managed efficiently. Specifically, we analyze the memory access time separately for address translation latency and data access latency as the page size, read-ahead, and storage performances are varied. As the page fault cost becomes small under NVM storage, we observe that the bottleneck of memory systems can be shifted to address translation. We show that determining an appropriate page size can improve the address translation latency without increasing data access latency. We also show that turning off the read-ahead option is helpful in reducing data access latency. We expect that our new architecture with appropriate configurations will be helpful in the design of emerging memory systems. KCI Citation Count: 0
Editor:
대한전자공학회
Idioma:
Inglês
Links
Access content in National Research Foundation of Korea (NRF)
This feature requires javascript
This feature requires javascript
Voltar para lista de resultados
Anterior
Resultado
4
Avançar
This feature requires javascript
Buscando em bases de dados remotas. Favor aguardar.
Buscando por
em
scope:(USP_VIDEOS),scope:("PRIMO"),scope:(USP_FISICO),scope:(USP_EREVISTAS),scope:(USP),scope:(USP_EBOOKS),scope:(USP_PRODUCAO),primo_central_multiple_fe
Mostrar o que foi encontrado até o momento
This feature requires javascript
This feature requires javascript